# CS 354 - Machine Organization & Programming Tuesday March 28 and Thursday March 30, 2023

Midterm Exam - Thurs April 6th, 7:30 - 9:30 pm

◆ UW ID and #2 required

closed book, no notes, no electronic devices (e.g., calculators, phones, watches)
 see "Midterm Exam 2" on course site Assignments for topics

Homework hw4: DUE on or before Monday, Mar 27

Homework hw5: will be DUE on or before Monday, Apr 10

**Project p4A:** DUE on or before Friday, Mar 31 **Project p4B:** DUE on or before Friday, Apr 7

#### **Last Week**

Direct Mapped Caches - Restrictive Fully Associative Caches - Unrestrictive Set Associative Caches - Sweet! Replacement Policies Writing to Caches Writing to Caches (cont)
Cache Performance
----Impact of Stride

Memory Mountain C, Assembly, & Machine Code

#### This Week

Impact of Stride -- L16-8 Memory Mountain - L16-9 C, Assembly, & Machine Code - L16-10

Low-level View of Data Registers Operand Specifiers & Practice L18-7 Instructions - MOV, PUSH, POP Operand/Instruction Caveats Instruction - LEAL

Instructions - Arithmetic and Shift Instructions - CMP and TEST, Condition Codes Instructions - SET & Jumps Encoding Targets & Converting Loops

**Next Week**: Stack Frames and Exam 2 B&O 3.7 Intro - 3.7.5, 3.8 Array Allocation and Access 3.9 Heterogeneous Data Structures

# C, Assembly, & Machine Code

#### C Function

# int accum = 0;int sum(int x, int y) sum: int t = x + y; accum += t; return t; }

### Assembly (AT&T)

```
ret
```

#### Machine (hex)

```
С3
```

C

- → What aspects of the machine does C hide from us?

### **Assembly (ASM)**

- → What ISA (Instruction Set Architecture) are we studying?
- → What does assembly remove from C source?
- → Why Learn Assembly?
  - 1.
  - 2.
  - 3.

# Machine Code (MC) is

- → How many bytes long is an IA-32 instructions?

# **Low-Level View of Data**

#### C's View

**♦** 

**♦** 

#### Machine's View

- \* Memory contains bits that do not
  - → How does a machine know what it's getting from memory?

1.

2.

# **Assembly Data Formats**

| С           | IA-32            | Assembly<br>Suffix | Size<br>in bytes |
|-------------|------------------|--------------------|------------------|
| char        | byte             |                    |                  |
| short       | word             |                    |                  |
| int         | double word      |                    |                  |
| long int    | double word      |                    |                  |
| char*       | double word      |                    |                  |
| float       | single precision |                    |                  |
| double      | double prec      |                    |                  |
| long double | extended prec    |                    |                  |

# 

# Registers

What? Registers

# **General Registers**

| bit : | 31 16 | 15  | 8            | 7   | 0 |
|-------|-------|-----|--------------|-----|---|
| %eax  |       | %ax | % <b>a</b> h | %al |   |
| %есх  |       | %CX | %ch          | %cl |   |
| %edx  |       | %dx | % <b>dh</b>  | %dl |   |
| %ebx  |       | %bx | %bh          | %bl |   |
| %esi  |       | %si |              |     |   |
| %edi  |       | %di |              |     |   |
| %esp  |       | %sp |              |     |   |
| %ebp  |       | %bp |              |     |   |

Program Counter %eip

**Condition Code Registers** 

# **Operand Specifiers**

#### What? Operand specifiers are

- S
- D

#### Why?

#### How?

**1.)** specifies an operand value that's

specifier operand value

\$Imm Imm

**2.** ) specifies an operand value that's

specifier operand value

 $%E_a$  R[%E<sub>a</sub>]

**3.**) specifies an operand value that's

specifier operand value effective address addressing mode name Imm M[EffAddr] Imm

(% $E_a$ ) M[EffAddr] R[% $E_a$ ]

 $Imm(\%E_b)$  M[EffAddr]  $Imm+R[\%E_b]$ 

 $(\%E_b,\%E_i)$  M[EffAddr] R[%E<sub>b</sub>]+R[%E<sub>i</sub>]

 $Imm(\%E_b,\%E_i)$  M[EffAddr]  $Imm+R[\%E_b]+R[\%E_i]$ 

 $Imm(\%E_b,\%E_i,s)M[EffAddr] \qquad Imm+R[\%E_b]+R[\%E_i]*s$ 

 $(\%E_b,\%E_i,s)$  M[EffAddr] R[ $\%E_b$ ]+R[ $\%E_i$ ]\*s

 $Imm(,\%E_{j},s)$  M[EffAddr]  $Imm+R[\%E_{j}]*s$ 

 $(,\%E_{i},s)$  M[EffAddr] R[%E<sub>i</sub>]\*s

# **Operands Practice**

### Given:

| Memory Addr | Value | Register | Value |
|-------------|-------|----------|-------|
| 0x100       | 0x    | %eax     | 0x    |
| 0x104       | 0x    | %ecx     | 0x    |
| 0x108       | 0x    | %edx     | 0x    |
| 0x10C       | 0x    |          |       |
| 0x110       | 0x    |          |       |

→ What is the value being accessed? Also identify the type of operand, and for memory types name the addressing mode and determine the effective address.

Operand Value Type:Mode Effective Address

- 1. (%eax)
- 2. 0xF8(,%ecx,8)
- **3**. %edx
- **4.** \$0x108
- **5**. -4 (%eax)
- 6. 4 (%eax, %edx, 2)
- 7. (%eax, %edx, 2)
- **8**. 0x108
- 9. 259 (%ecx, %edx)

# Instructions - MOV, PUSH, POP

#### What? These are instructions to

#### Why?

#### How?

instruction class operation description MOV S, D

MOVS S, D

MOVZ S, D

pushl S

popl D

#### **Practice with Data Formats**

→ What data format suffix should replace the \_ given the registers used?

```
1. mov_ %eax, %esp
2. push_ $0xFF
3. mov_ (%eax), %dx
4. mov_ (%esp, %edx, 4), %dh
5. mov_ 0x800AFFE7, %bl
6. mov_ %dx, (%eax)
7. pop_ %edi
```

# \* Focus on register type operands

# **Operand/Instruction Caveats**

# **Missing Combination?**

- → Identify each source and destination operand type combinations.
  - 1. movl \$0xABCD, %ecx
  - 2. movb \$11, (%ebp)
  - 3. movb %ah, %dl
  - 4. movl %eax, -12(%esp)
  - 5. movb (%ebx, %ecx, 2), %al
- → What combination is missing?

### **Instruction Oops!**

- → What is wrong with each instruction below?
  - 1. movl %bl, (%ebp)
  - 2. movl %ebx, \$0xA1FF
  - 3. movw %dx,%eax
  - 4. movb \$0x11, (%ax)
  - 5. movw (%eax), (%ebx, %esi)
  - 6. movb %sh, %bl

#### **Instruction - LEAL**

#### **Load Effective Address**

struct Point {

```
leal S,D D < -- & S
```

#### LEAL vs. MOV

#### **LEAL Simple Math**

→ Suppose register %eax holds x and %ecx holds y.

What value in terms of x and y is stored in %ebx for each instruction below?

```
1. leal (%eax, %ecx, 8), %ebx
```

- 2. leal 12(%eax, %eax, 4), %ebx
- 3. leal 11 (%ecx), %ebx
- 4. leal 9(%eax, %ecx, 4), %ebx

## **Instructions - Arithmetic and Shift**

#### **Unary Operations**

#### **Binary Operations**

```
ADD S,D D <-- D + S
SUB S,D D <-- D - S
IMUL S,D D <-- D * S
XOR S,D D <-- D ^ S
OR S,D D <-- D | S
AND S,D D <-- D & S
```

# Given:

| 0x100 | 0xFF | %eax | 0x100 |
|-------|------|------|-------|
| 0x104 | 0xAB | %ecx | 0x1   |
| 0x108 | 0x10 | %edx | 0x2   |

→ What is the destination and result for each? (do each independently)

```
1. incl 4 (%eax)
```

- 2. addl %ecx, (%eax)
- 3. addl \$32, (%eax, %edx, 4)
- 4. subl %edx, 0x104

#### **Shift Operations**

•

**♦** 

# logical shift

```
SHL k,D D <-- D << K SHR k,D D <-- D >> K
```

#### arithmetic shift

# **Instructions - CMP and TEST, Condition Codes**

# What?

# Why?

#### How?

TEST S2,S1 CC <-- S1 & S2

➤ What is done by test1 %eax, %eax

# **Condition Codes (CC)**

ZF: zero flag

CF: carry flag

SF: sign flag

OF: overflow flag

#### **Instructions - SET**

#### What?

set a <u>byte register</u> to 1 if a condition is true, 0 if false specific condition is determined from CCs

#### How?

```
sete D setz D <-- ZF == equal setne D setnz D <-- ~ZF != not equal sets D D <-- SF < 0 signed (negative) setns D D <-- ~SF >= 0 not signed (nonnegative)
```

# **Unsigned** Comparisons: t = a - b if $a - b < 0 \Rightarrow CF = 1$ if $a - b > 0 \Rightarrow ZF = 0$

```
setb D setnae D <-- CF < \underline{b}elow setbe D setna D <-- CF | ZF <= \underline{b}elow or \underline{e}qual seta D setnbe D <-- \sim CF & \sim ZF > \underline{a}bove setae D setnb D <-- \sim CF >= above or \underline{e}qual
```

#### **Signed** (2's Complement) Comparisons

```
setl D setnge D <-- SF ^ OF < \underline{l}ess (note 1 ISN'T size suffix) setle D setng D <-- (SF ^ OF) | ZF <= \underline{l}ess or \underline{e}qual setg D setnle D <-- \sim (SF ^ OF) & \simZF > \underline{q}reater setge D setnl D <-- \sim (SF ^ OF) >= \underline{q}reater or \underline{e}qual Demorgan's Law: \sim(a & b) => \sima | \simb \sim(a | b) => \sima & \simb note \sim bitwise not, ! logical not
```

# **Example:** a < b (assume int a is in %eax, int b is in %ebx)

- 1.cmpl %ebx, %eax
- 2. setl %cl
- 3. movzbl %cl, %ecx

# **Instructions - Jumps**

| vviiai : | V | ٨ | ľ | 1 | ai | ť | ? |
|----------|---|---|---|---|----|---|---|
|----------|---|---|---|---|----|---|---|

target:

Why?

# **How? Unconditional Jump**

# indirect jump:

jmp \*Operand

# direct jump:

jmp Label

# **How? Conditional Jumps**

•

**♦** 

| both:     | je Label | jne Label | js Label | jns Label |
|-----------|----------|-----------|----------|-----------|
| unsigned: | jb Label | jbe Label | ja Label | jae Label |
| signed:   | jl Label | jle Label | jg Label | jge Label |

# **Encoding Targets**

|   |   | - 4 |   |
|---|---|-----|---|
| W | n | aı  | ľ |

# **Absolute Encoding**

#### Problems?

- code is not
- code cannot be

#### Solution?

IA-32:

→ What is the distance (in hex) encoded in the jne instruction?

| Assembly Code cmpl %eax, %ecx | Address | Machine Code |
|-------------------------------|---------|--------------|
| jne .L1                       | 0x_B8   | 75 ??        |
| movl \$11, %eax               | 0x_BA   |              |
| movl \$22, %edx               | 0x_BC   |              |
| .L1:                          | 0x_BE   |              |

→ If the jb instruction is 2 bytes in size and is at 0x08011357 and the target is at 0x8011340 then what is the distance (hex) encoded in the jb instruction?

# **Converting Loops**

→ Identify which C loop statement (for, while, do-while) corresponds to each goto code fragment below.

```
loop_init
t = loop_condition
if (!t) goto done:
loop3:
    loop_body
    loop_update
t = loop_condition
if (t) goto loop3
done:
```

Most compilers (gcc included)